- Mar 3, 2017
- 1,747
- 6,598
- 136
How is that even possible considering it has even been announced yet? lol Serious question, what are the requirements for getting a sample like that?For one, we have no idea the %load of these 2, so its virtually meaningless. I have a 64 core Turin on the way, it will be here Friday, so I will update my Turin build thread at that time. (weel, after a couple of days to put it in)
ebay ESHow is that even possible considering it has even been announced yet? lol Serious question, what are the requirements for getting a sample like that?
Relax... relax.So Turin will use 12 channels of "sweet spot" DDR5-6000???
SWEEEEEEEEEEEETTTTTTTTTTTTT!!!!!!!
See earlier posts. Much greater than 11%.So the higher power consumption of Zen 5 carries to EPYC. 9654 Genoa was 2.4Ghz base, 360W TDP. 9655 Turin is 2.6GHz base, but 400W(!) TDP. Thats 11% more power, I'd be very curious to see the average uplift-- probably wont be much more than 11%, so the perf/power will likely be very similar to last gen.
Whats going to be really interesting is what 128 core 3nm Zen 5C (if they make such an SKU) can do vs 128 core 4nm Zen 4C. I expect it to be the most interesting comparison of this whole generation.
TDP and base clock have to account for AVX 512 implementation , which is substantially bigger then Zen4.So the higher power consumption of Zen 5 carries to EPYC. 9654 Genoa was 2.4Ghz base, 360W TDP. 9655 Turin is 2.6GHz base, but 400W(!) TDP. Thats 11% more power, I'd be very curious to see the average uplift-- probably wont be much more than 11%, so the perf/power will likely be very similar to last gen.
Whats going to be really interesting is what 128 core 3nm Zen 5C (if they make such an SKU) can do vs 128 core 4nm Zen 4C. I expect it to be the most interesting comparison of this whole generation.
3.3 ghz way more than 9654See earlier posts. Much greater than 11%.
"While I only dug into additional performance monitoring events on a few cores, I hope AMD will increase the L1 instruction cache’s size later on. Going to 64 KB probably isn’t enough. Apple and Qualcomm have gone for very large 192 KB L1 instruction caches, and with good reason. But even that won’t be enough to contain the instruction footprint on certain workloads."
Zen 5 Variants and More, Clock for Clock
Zen 5 is AMD’s newest core architecture. Just a few weeks after launch, Zen 5 has already hit the market with several different cache, clock speed, and AVX-512 configurations. Here, I’m…chipsandcheese.com
Yes, I get your point, but I don't play "many games" I'm a Bethesda game fan & with their latest release - Starfield & its creation 2 engine I notice an increase in fps with my 9700X using the same memory profile as before with Zen 4. So its engine specific if its noticeable the increased cache efficiency at all levels of it.These caches are indeed faster, and L1d has become bigger. (And it doesn't stop at these caches, as e.g. BTB is bigger, ITLB is bigger, µop cache is dual ported, ROB is larger...) *However*, bigger L1 and faster L1/2/3 are benefiting workloads more which hit L1/2/3 a lot, whereas the returns are diminishing in workloads which have a sizable amount of cache misses to begin with. This goes without saying but I am mentioning it because you brought up games. Many video games empirically benefit from increase of L3 cache size and from decrease of main memory latency. So they are more akin to the latter type of workload.
The latest iteration of non beta Aida64 warns the end user it is not optimised for Zen 5 yet. So take my claims as a guide only at this point in time. I'm well aware synthetic benchmarks have some detachment from real world scenarios.You can load from L1 128B/c with AVX512, 64B/c with AVX2 and 32B/c with pure scalar code. For Zen4 it was respectively, 64B/c, 64B/c, 24B/c.
Now about AIDA it's testing aggregate bandwidth so comparing 6 cores to 8 cores will leave you with false assumptions as 8 core will most likely show greater score due to having more cores.
Games won't see such dramatic increase in BW as AIDA might let you believe as they are rarely using SIMD and none of them are using AVX512. For games latency improvements are more welcome.
Impossible to say for me, because I have no own experience with Windows on NUMA machines, or even on machines with split last-level caches.@StefanR5R , what NUMA settings do you recommend in the server BIOS for getting best performance out of consumer workloads/benchmarks, as opposed to NUMA-aware server workloads?
Nice, I thought the rumors said 5600 or something like that.So Turin will use 12 channels of "sweet spot" DDR5-6000???
SWEEEEEEEEEEEETTTTTTTTTTTTT!!!!!!!
The thing with xwitter references is, one might be unable to follow such links, or the web browser at hand might not show anything.On the screenshot you can see that it is 2 socket configuration with each socket having 128 cores with SMT disabled. So this frequency doesn't have to be anything special
View attachment 105843
Higher power consumption compared to what? (Rhetoric question. Always look at work gotten done for the power.)So the higher power consumption of Zen 5 carries to EPYC.
Gasp! (Not really.)9654 Genoa was 2.4Ghz base, 360W TDP. 9655 Turin is 2.6GHz base, but 400W(!) TDP.
Sure, just wanted to point it out until we get another hype trainThe thing with xwitter references is, one might be unable to follow such links, or the web browser at hand might not show anything.
Zen 4. Its already established that low clock / TDP Zen 5 is scarcely better than Zen 4 at all in perf/w (7700 vs 9700X @65W), and actually can be worse at low enough TDP. Being that these server chips core frequencies are way down compared to desktop, way lower than what desktop can do at 65W, they are very possibly dropping near that "worse than" range.Higher power consumption compared to what? (Rhetoric question. Always look at work gotten done for the power.)
Performance? Outside of AVX-512 acceleration, core for core, no way.See earlier posts. Much greater than 11%.
In server workloads it's much higher than 11%.Performance? Outside of AVX-512 acceleration, core for core, no way.
Oh, you were referring to the sketchy scaling of GNR (and STX I think) to low per-core power levels. Yes, it will be interesting to see how Turin will manage. At the top end, there is a core count increase, the IOD will support faster RAM, the top end has more fabric links active... and at the same time the cores are that much wider. Quite some places to spend additional socket power at. Potentially one out of several debatable points why Turin gets a newer CCD stepping.Zen 4. Its already established that low clock / TDP Zen 5 is scarcely better than Zen 4 at all in perf/w (7700 vs 9700X @65W), and actually can be worse at low enough TDP.
Most of us here, though, dont run server workloadsIn server workloads it's much higher than 11%.
Page 736 - Discussion - Zen 5 Speculation (EPYC Turin and Strix Point/Granite Ridge - Ryzen 9000)
Page 736 - Seeking answers? Join the AnandTech community: where nearly half-a-million members share solutions and discuss the latest tech.forums.anandtech.com
If you follow the discussion, the first comment was specifically about server workloads.Most of us here, though, dont run server workloads
Actually, my comment was about general performance increases from Genoa to Turin, not performance in server workloads. Yes, indeed these are server chips, but there are plenty of scientific applications that might be run on these chips that are not server specific.If you follow the discussion, the first comment was specifically about server workloads.
Boost clocks for EPYC alone increase by more than 11%. 3.7 -> 4.5 ghz is a huge jump. I am expecting Threadripper to have a peak of at least 5.5ghz and will be sad if that is not the case.Performance? Outside of AVX-512 acceleration, core for core, no way.