Discussion Intel Meteor, Arrow, Lunar & Panther Lakes Discussion Threads

Page 598 - Seeking answers? Join the AnandTech community: where nearly half-a-million members share solutions and discuss the latest tech.

Tigerick

Senior member
Apr 1, 2022
702
632
106






As Hot Chips 34 starting this week, Intel will unveil technical information of upcoming Meteor Lake (MTL) and Arrow Lake (ARL), new generation platform after Raptor Lake. Both MTL and ARL represent new direction which Intel will move to multiple chiplets and combine as one SoC platform.

MTL also represents new compute tile that based on Intel 4 process which is based on EUV lithography, a first from Intel. Intel expects to ship MTL mobile SoC in 2023.

ARL will come after MTL so Intel should be shipping it in 2024, that is what Intel roadmap is telling us. ARL compute tile will be manufactured by Intel 20A process, a first from Intel to use GAA transistors called RibbonFET.



Comparison of upcoming Intel's U-series CPU: Core Ultra 100U, Lunar Lake and Panther Lake

ModelCode-NameDateTDPNodeTilesMain TileCPULP E-CoreLLCGPUXe-cores
Core Ultra 100UMeteor LakeQ4 202315 - 57 WIntel 4 + N5 + N64tCPU2P + 8E212 MBIntel Graphics4
?Lunar LakeQ4 202417 - 30 WN3B + N62CPU + GPU & IMC4P + 4E012 MBArc8
?Panther LakeQ1 2026 ??Intel 18A + N3E3CPU + MC4P + 8E4?Arc12



Comparison of die size of Each Tile of Meteor Lake, Arrow Lake, Lunar Lake and Panther Lake

Meteor LakeArrow Lake (N3B)Lunar LakePanther Lake
PlatformMobile H/U OnlyDesktop & Mobile H&HXMobile U OnlyMobile H
Process NodeIntel 4TSMC N3BTSMC N3BIntel 18A
DateQ4 2023Desktop-Q4-2024
H&HX-Q1-2025
Q4 2024Q1 2026 ?
Full Die6P + 8P8P + 16E4P + 4E4P + 8E
LLC24 MB36 MB ?12 MB?
tCPU66.48
tGPU44.45
SoC96.77
IOE44.45
Total252.15



Intel Core Ultra 100 - Meteor Lake



As mentioned by Tomshardware, TSMC will manufacture the I/O, SoC, and GPU tiles. That means Intel will manufacture only the CPU and Foveros tiles. (Notably, Intel calls the I/O tile an 'I/O Expander,' hence the IOE moniker.)



 

Attachments

  • PantherLake.png
    283.5 KB · Views: 24,014
  • LNL.png
    881.8 KB · Views: 25,501
Last edited:

jdubs03

Golden Member
Oct 1, 2013
1,079
746
136
But that's the thing, they were able to gain 15% because they're starting from further behind. There's always headroom when you're further behind. Apple increased performance by 70% between A8 and A9, precisely because they were well behind on frequency and had a lot more low hanging fruit to grab for IPC. They're on the top of the IPC heap, so it will be harder for them to increase IPC by x% than it is for someone else who is 20% behind them in IPC.
Yeah you’ve got a point there. I was just thinking of the chart ARM presented with their gen to gen IPC gains increasing from their previous 10% in the previous years to the 15% this year. Perhaps it’ll be an anomaly.
 
Last edited:

poke01

Platinum Member
Mar 8, 2022
2,581
3,409
106
Intel got a 9% improvement on their P core but I feel like once they move to their own nodes, the P core will see higher increases.

18A is a more advanced than N3B, so let’s see.
 

Hulk

Diamond Member
Oct 9, 1999
4,701
2,863
136
Intel got a 9% improvement on their P core but I feel like once they move to their own nodes, the P core will see higher increases.

18A is a more advanced than N3B, so let’s see.
Are you thinking they will be able to increase frequency much beyond the current 5.5GHz/5.7GHz MT/ST speeds of Arrow Lake or that there will be an increased transistor budget that will allow for higher IPC, or a combination of both?
 

DavidC1

Golden Member
Dec 29, 2023
1,211
1,932
96
Anybody know who came up with micro-ops and when? Saved x86 I would think?
Yea except:
Like its predecessor, Silvermont focuses on decoding and issuing x86 instructions into the back-end, rather than converting them into µops.

The E cores are a totally different path from the P core lineup, and the divergence starts all the way back to the original Pentium.

@poke01 Hulk, he probably means architecturally because we aren't gonna get much higher than 6GHz.
 
Last edited:
Reactions: Tlh97 and Hulk

Hitman928

Diamond Member
Apr 15, 2012
6,390
11,392
136
Reactions: Tlh97

DavidC1

Golden Member
Dec 29, 2023
1,211
1,932
96
That’s significantly bigger than some were predicting. I eyeballed 100 mm2 for the CPU tile but still underestimated a little bit. Definitely not cheap to make but shouldn’t be crazy expensive. Plenty of margin for retail, but not sure how much they’ll make with OEM partners.
As you can see Meteorlake based tile design has too many separations.

Having the IO and the SoC separate is a waste. Not an insignificant portion of that IO die will be just to connect with the rest. And such redundancies exist elsewhere. Like Intel said, moving to two tiles in Emerald Rapids meant at the same die size they were able to triple the amount of L3 cache on the die.

With really small GPUs setups like in desktops, the GPU could be combined with the compute tile, reducing waste further.

In the Sandy Bridge days they were basically plopping out 100mm2 Core i3 and under dies and it was super cheap to make. The cost will surely be higher with Arrowlake.
 
Reactions: Tlh97 and 511

alcoholbob

Diamond Member
May 24, 2005
6,338
404
126
So a little more power efficient than Raptor Lake (maybe 20%?), but still less power efficient than Zen 5 while having a node advantage. I guess the only interesting thing left is what is the overclocking headroom on the e-cores to see if it can actually be the undisputed multi-core champion.

Jays2cents claims almost 1GHz headroom on the 285K's e-cores in his recent video which would be pretty crazy if you could get the e-cores up to something like 5.3-5.4GHz range - assuming he didn't misspeak.
 
Reactions: lightmanek

Hougy

Member
Jan 13, 2021
81
62
61
Northwood-B and -C worked out well enough that they thought they could continue getting away with it. Plus keep in mind that originally Netburst was a big scheme to justify RDRAM in desktops. They had good reasons to push such a design.



I don't think anyone could have predicted an actual performance regression in ST out of Arrow Lake. Even Intel's most pessimistic slides showed +5%. That might have been on a fictional version of 20a that we never saw. N3B does not seem to be the right node for Arrow Lake. Also keep in mind that Intel may not have as much experience or skill in utilizing TSMC nodes as their primary competitor...
Why is Intel releasing an N3B chip half an year after Apple had already moved to N3E, which is much better?
 

Gideon

Golden Member
Nov 27, 2007
1,842
4,379
136
Honestly, if the densely packed E-cores can already reach up to 4.9 GHz, I struggle to see the reason for classic P cores for most future client SKUs (unless Cougar Cove is a much bigger bump in IPC than Lion Cove).

I'm pretty sure, that it would be possible to make "performance versions" of the Skymont successor, that would have more cache and be higher clocked (low 5Ghz range), trading a bit of area for clock speed, sorta the reverse of Zen 5c.

It doesn't make that much sense still in the context of Lion Cove vs Skymont, but if Intel can continue to deliver decent E-core IPC bumps in the future, it might already make sense with the next gen E-core.
 

coercitiv

Diamond Member
Jan 24, 2014
6,759
14,682
136
Jay is wrong, it’s up to 300MHz. Not almost 1GHz.
He made it sound as if Intel told him that. Then again, the entire video feels like an Intel commercial where they get to throw the mobo makers under the bus while Jay is driving.

I expect the E cores to have better OC potential than the P cores because Intel will bin for P frequency. The E core bin would have to be a wider net, and will probably have higher variance (hence the higher OC potential).
 
Reactions: lightmanek

SiliconFly

Golden Member
Mar 10, 2023
1,651
996
96
Honestly, if the densely packed E-cores can already reach up to 4.9 GHz, I struggle to see the reason for classic P cores for most future client SKUs (unless Cougar Cove is a much bigger bump in IPC than Lion Cove).

I'm pretty sure, that it would be possible to make "performance versions" of the Skymont successor, that would have more cache and be higher clocked (low 5Ghz range), trading a bit of area for clock speed, sorta the reverse of Zen 5c.

It doesn't make that much sense still in the context of Lion Cove vs Skymont, but if Intel can continue to deliver decent E-core IPC bumps in the future, it might already make sense with the next gen E-core.
The E core is set to replace the P core very soon (probably 2026 or 2027).
 

SiliconFly

Golden Member
Mar 10, 2023
1,651
996
96
Intel got a 9% improvement on their P core but I feel like once they move to their own nodes, the P core will see higher increases.

18A is a more advanced than N3B, so let’s see.
Arrow Lake LNC (when compared to previous gen 14900K) has had a solid 2 node jump from Intel 7 to N3B. In spite of that, it has only a 9% perf gain. And that too with some rumored regression in gaming. So, overall performance increase sounds negligible. So, going to N3B to 18A I don't think will offer much perf gain too. The only way the P core can gain real perf is if there are any awesome architectural improvements which I seriously doubt until nova lake.

With the P core team's execution, I'm now starting to doubt nova lake P core as well. May not pan out well.
 
Reactions: igor_kavinski

SiliconFly

Golden Member
Mar 10, 2023
1,651
996
96
Are you thinking they will be able to increase frequency much beyond the current 5.5GHz/5.7GHz MT/ST speeds of Arrow Lake or that there will be an increased transistor budget that will allow for higher IPC, or a combination of both?
18A with BSPDN may offer much higher speeds. But the increase in transistor budget shouldn't be that significant. I expect Fmax to easily go up to 6 GHz. But Intel's P cores at that frequency usually becomes a horrible mess. I wish they somehow redesign the P cores like Apple/Zen/X-Elite to offer higher performance at lower clocks.
 

Abwx

Lifer
Apr 2, 2011
11,612
4,469
136
Cool! Thats higher ST than 9950X.
Because CB is specificaly optimised for Intel, for instance the 9950X has only 5-6% better IPC than the 13900K in CB R23 ST but is 12-15% better in ST for all other renderers like Corona, Blender and Vray.

An average of those 4 scores would put the 9950X at roughly 10-12% better IPC than the 13900K and above the 285K wich btw look like some N3 revisited RPL KS.
 
Last edited:
sale-70-410-exam    | Exam-200-125-pdf    | we-sale-70-410-exam    | hot-sale-70-410-exam    | Latest-exam-700-603-Dumps    | Dumps-98-363-exams-date    | Certs-200-125-date    | Dumps-300-075-exams-date    | hot-sale-book-C8010-726-book    | Hot-Sale-200-310-Exam    | Exam-Description-200-310-dumps?    | hot-sale-book-200-125-book    | Latest-Updated-300-209-Exam    | Dumps-210-260-exams-date    | Download-200-125-Exam-PDF    | Exam-Description-300-101-dumps    | Certs-300-101-date    | Hot-Sale-300-075-Exam    | Latest-exam-200-125-Dumps    | Exam-Description-200-125-dumps    | Latest-Updated-300-075-Exam    | hot-sale-book-210-260-book    | Dumps-200-901-exams-date    | Certs-200-901-date    | Latest-exam-1Z0-062-Dumps    | Hot-Sale-1Z0-062-Exam    | Certs-CSSLP-date    | 100%-Pass-70-383-Exams    | Latest-JN0-360-real-exam-questions    | 100%-Pass-4A0-100-Real-Exam-Questions    | Dumps-300-135-exams-date    | Passed-200-105-Tech-Exams    | Latest-Updated-200-310-Exam    | Download-300-070-Exam-PDF    | Hot-Sale-JN0-360-Exam    | 100%-Pass-JN0-360-Exams    | 100%-Pass-JN0-360-Real-Exam-Questions    | Dumps-JN0-360-exams-date    | Exam-Description-1Z0-876-dumps    | Latest-exam-1Z0-876-Dumps    | Dumps-HPE0-Y53-exams-date    | 2017-Latest-HPE0-Y53-Exam    | 100%-Pass-HPE0-Y53-Real-Exam-Questions    | Pass-4A0-100-Exam    | Latest-4A0-100-Questions    | Dumps-98-365-exams-date    | 2017-Latest-98-365-Exam    | 100%-Pass-VCS-254-Exams    | 2017-Latest-VCS-273-Exam    | Dumps-200-355-exams-date    | 2017-Latest-300-320-Exam    | Pass-300-101-Exam    | 100%-Pass-300-115-Exams    |
http://www.portvapes.co.uk/    | http://www.portvapes.co.uk/    |